کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
457731 696030 2014 13 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Memory optimization in FPGA-accelerated scientific codes based on unstructured meshes
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
Memory optimization in FPGA-accelerated scientific codes based on unstructured meshes
چکیده انگلیسی

This paper approaches the memory bottleneck problem in FPGA-accelerated codes processing unstructured meshes. A methodology to reduce the required memory bandwidth is presented and evaluated, based on the combined application of data sorting, coding and compression techniques. Sorting allows efficient streaming between the memory and the FPGA, improving data locality and avoiding redundant data requests. Coding achieves a compact representation of the mesh connectivity. Differential compression reduces the size of the mesh data. We propose a hardware implementation with low resource requirements, tailored to accelerators based on reconfigurable devices. The combination of techniques reduces the memory traffic of two computational problems down to an average 34% and 19% of their original sizes, respectively.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Journal of Systems Architecture - Volume 60, Issue 7, August 2014, Pages 579–591
نویسندگان
, , , , , ,