کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
4970641 | 1450227 | 2017 | 8 صفحه PDF | دانلود رایگان |
عنوان انگلیسی مقاله ISI
A 65Â nm CMOS key establishment core based on tree parity machines
دانلود مقاله + سفارش ترجمه
دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
موضوعات مرتبط
مهندسی و علوم پایه
مهندسی کامپیوتر
سخت افزارها و معماری
پیش نمایش صفحه اول مقاله

چکیده انگلیسی
A low-area ASIC implementation of a fully-synthesized symmetric key establishment architecture based on tree parity machines (TPMs) in 130Â nm and 65Â nm standard-cell CMOS technologies is presented. The proposed circuit architecture has a re-keying characteristic enabled by two new circuit implementations. The behavioral simulations shows that synchronization time can be reduced from 1.25Â ms to less 0.7Â ms with a weight misalignment of 20% in re-keying mode. Relative area and power consumption are studied by comparing synthesized TPMs with an implementation of a CRC16 error detection code used within security applications. Scalability of the architecture is shown by mean of a proposed figure of merit. Further verification is applied for fabrication in 130Â nm CMOS technology.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Integration, the VLSI Journal - Volume 58, June 2017, Pages 430-437
Journal: Integration, the VLSI Journal - Volume 58, June 2017, Pages 430-437
نویسندگان
Hector Gomez, Ãscar Reyes, Elkim Roa,