کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
4971174 | 1450463 | 2017 | 10 صفحه PDF | دانلود رایگان |
عنوان انگلیسی مقاله ISI
Numerical modeling and implementation in circuit simulator of SOI four-gate transistor (G4FET) using multidimensional Lagrange and Bernstein polynomial
دانلود مقاله + سفارش ترجمه
دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
کلمات کلیدی
موضوعات مرتبط
مهندسی و علوم پایه
مهندسی کامپیوتر
سخت افزارها و معماری
پیش نمایش صفحه اول مقاله

چکیده انگلیسی
This paper presents two efficient numerical models developed for simulating circuits containing silicon-on-insulator four-gate transistors (G4FET). First the model is developed using one set of available data and then it is validated using another set of test data. These models provide a single multivariate polynomial expression that is valid across different biasing regimes as long as it falls within the range of data set used to develop the model. Lagrange form of interpolating polynomial and Bernstein Form of approximating polynomial are used to generate these models. Both forms have the advantage of being computed from a limited number of data points. Since these polynomial models and their derivatives are continuous, they are suitable for implementation in circuit simulator. The models have been developed and validated for both n-channel and p-channel G4FETs using both TCAD and experimental data and are successfully implemented in SPICE simulator for simulating circuits containing G4FETs.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 65, July 2017, Pages 84-93
Journal: Microelectronics Journal - Volume 65, July 2017, Pages 84-93
نویسندگان
Md Sakib Hasan, Touhidur Rahman, Syed K. Islam, Benjamin B. Blalock,