کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
4971285 1450462 2017 8 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Chip implementation of supervised neural network using single-transistor synapses
ترجمه فارسی عنوان
اجرای چیپ شبکه عصبی نظارت شده با استفاده از سیناپس تک ترانزیستور
کلمات کلیدی
تک سیناپس ترانزیستور، تراشه شبکه عصبی، تشخیص الگو،
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
چکیده انگلیسی
In this work, the newly developed neural chip applied in analog inputs for on-chip training and recognition is presented. We have designed the neural chip using single-transistor synapses which are capable of storing analog weights. The neural chip includes the interface circuit, power switches, analog synaptic array (7 × 4 synapses), and transresistance amplifiers (TR_AMPs) for on-chip training and recognition. Voice signals were acquired using analog signal processing and conditioning circuits for use in verifying the chip's pattern recognition functionality. The experimental results reveal that the synaptic weights of the neural network have adapted with training and have gradually converged to the targets afterwards. Upon system convergence, the recognition rates of the targeted speaker and the three others were evaluated. By using very small amount of synapses, as few as 28 synapses, the system's successful recognition rate for the targeted speaker is 93.5% for 200 tests; whereas, the rate for the other speakers is approximately 6.3% for 600 tests.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 66, August 2017, Pages 76-83
نویسندگان
, , , ,