کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
4971770 1450533 2016 7 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Impact of thinning stacked dies on the thermal resistance of bump-bonded three-dimensional integrated circuits
ترجمه فارسی عنوان
اثر نازک شدن انباشته در اثر مقاومت حرارتی مدارهای مجتمع سه بعدی سه بعدی ایجاد می شود
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
چکیده انگلیسی
In three-dimensional integrated circuits (3DICs) aggressive wafer-thinning can lead to large thermal gradients, including spikes in individual device temperatures. In a non-thinned circuit, the large bulk silicon wafer on which devices are built works as a very good thermal conductor, enabling heat to diffuse laterally. In this paper we experimentally examine the thermal resistance from an active on-chip heater to the heatsink in a two-tier bump-bonded 3D stacked system. A simplified structure is introduced to enable such measurements without the time and cost associated with the full fabrication of such a system. Die thinning is seen to have a pronounced effect on the thermal response, which can adversely affect system reliability. Thinning the top tier from 725 μm to 20 μm resulted in a nearly 4 times increase in the normalized temperature rise of the heater of our test chip.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 67, December 2016, Pages 2-8
نویسندگان
, , , , , ,