کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
4971801 1450536 2016 5 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
A process-variation-resilient methodology of circuit design by using asymmetrical forward body bias in 28 nm FDSOI
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
A process-variation-resilient methodology of circuit design by using asymmetrical forward body bias in 28 nm FDSOI
چکیده انگلیسی
Due to the process variation, Spin Transfer Torque Magnetic Tunnel Junction (STT-MTJ) faces great challenges in fabrication process. Meanwhile, its neighbor CMOS is also influenced by significant process variation with the continuous technology scaling down. Both of the two effects lead to degraded performance of hybrid MTJ/CMOS circuit. This paper proposes a methodology to alleviate the impact of process variation on the performance of MTJ based applications. The methodology is presented by carrying out a novel design of non-volatile flip-flop (NVFF) using asymmetrical forward body bias (FBB) in fully depleted silicon on insulator (FDSOI). Simulation results show that the sensing errors have been almost removed by this method with the minimum size of circuit. In addition, the thermal robustness of this circuit has also been dramatically improved.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 64, September 2016, Pages 26-30
نویسندگان
, , , , , , , ,