کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
537036 870675 2008 7 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
An efficient architecture of bitplane coding with high frame rate for VC-1
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر چشم انداز کامپیوتر و تشخیص الگو
پیش نمایش صفحه اول مقاله
An efficient architecture of bitplane coding with high frame rate for VC-1
چکیده انگلیسی

In this paper, we present an efficient hardware architecture of bitplane coding in VC-1. Bitplane coding has demerit of implementation area because bitplane coding supports seven different decoding modes. Also, particular mode consumes many clock cycles. In order to reduce the area, we use suitable register banks that different modes share for decoding and use two SRAMs that are shared for different frames. Also, we designed MODE2 and DIFF modules with high-performance capability to account for the intensive processing that Differential-2 mode undergoes. The hardware implementation, based on 0.065-μm standard cell library, consumes only 19.52K (excluding two 135×40 SRAMs) gates at a clock frequency of 133 MHz. Our architecture supports real-time bitplane coding for high-resolution (1280×720) video at 30 fps.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Signal Processing: Image Communication - Volume 23, Issue 9, October 2008, Pages 692–698
نویسندگان
, ,