کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
537776 870880 2010 10 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Exploiting three-dimensional (3D) memory stacking to improve image data access efficiency for motion estimation accelerators
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر چشم انداز کامپیوتر و تشخیص الگو
پیش نمایش صفحه اول مقاله
Exploiting three-dimensional (3D) memory stacking to improve image data access efficiency for motion estimation accelerators
چکیده انگلیسی

Enabled by the emerging three-dimensional (3D) integration technologies, 3D integrated computing platforms that stack high-density DRAM die(s) with a logic circuit die appear to be attractive for memory-hungry applications such as multimedia signal processing. This paper considers the design of motion estimation accelerator under a 3D logic-DRAM integrated heterogeneous multi-core system framework. In this work, we develop one specific DRAM organization and image frame storage strategy geared to motion estimation. This design strategy can seamlessly support various motion estimation algorithms and variable block size with high energy efficiency. With a DRAM performance modeling/estimation tool and ASIC design at 65 nm, we demonstrate the energy efficiency of such 3D integrated motion estimation accelerators with a case study on HDTV multi-frame motion estimation.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Signal Processing: Image Communication - Volume 25, Issue 5, June 2010, Pages 335–344
نویسندگان
, , ,