کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
538589 | 871104 | 2011 | 14 صفحه PDF | دانلود رایگان |
عنوان انگلیسی مقاله ISI
Power efficient multi-stage CMOS rectifier design for UHF RFID tags
دانلود مقاله + سفارش ترجمه
دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
موضوعات مرتبط
مهندسی و علوم پایه
مهندسی کامپیوتر
سخت افزارها و معماری
پیش نمایش صفحه اول مقاله

چکیده انگلیسی
Power efficiency of a UHF rectifier circuit, which is part of long-range IC-based passive RFID tags, has become a serious bottleneck in implementing power-hungry intelligent sensors. This paper presents an analytical approach for multi-stage rectifiers, which provides design tradeoffs as well as a set of design rules to improve power efficiency of the rectifier. As an example, three-stage rectifiers are designed with ST 90 nm CMOS technology for optimized performance at both 10 and 22 m distances. When compared with existing results at the same level of output power, the proposed rectifiers show a 3× better performance in power efficiency (73%) and 55% reduction in power-up threshold with longer operating range.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Integration, the VLSI Journal - Volume 44, Issue 3, June 2011, Pages 242–255
Journal: Integration, the VLSI Journal - Volume 44, Issue 3, June 2011, Pages 242–255
نویسندگان
Shu-Yi Wong, Chunhong Chen,