کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
539531 1450232 2016 12 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Power-performance enhancement of two-dimensional RNS-based DWT image processor using static voltage scaling
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Power-performance enhancement of two-dimensional RNS-based DWT image processor using static voltage scaling
چکیده انگلیسی

Digital image processing is widely used in fast and high-performance applications. The high speed and functional requirements of such applications, however, lead to increased power consumption. Hence, finding a way to solve the power-performance issues is of great importance. In this paper, we present the power-performance enhancement of a two-dimensional (2D) discrete wavelet transform (DWT) image processor using the residue number system (RNS) and the static voltage scaling (SVS) scheme. The aim of this paper is to investigate the effects of the RNS and SVS scheme on the proposed image processor. The original contributions of the proposed design include a low-complexity hardware architecture of the RNS-based filter banks, optimized transposition units and exploiting the SVS scheme to reduce the power consumption. The multiplierless scheme of the RNS-based filter banks and the binary-coded number format are used to save on hardware complexity, while modular arithmetics and 6-bit dyadic fraction filter coefficients are applied to improve the system performance. The bi-orthogonal discrete wavelet transform CDF97 is chosen to compress the images due to its multi-resolution features and its ability to localize finite signals. The proposed design has been synthesized using the generic library SAED90nmEDKSAED90nmEDK with the Synopsys Design Compiler (DC).

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Integration, the VLSI Journal - Volume 53, March 2016, Pages 145–156
نویسندگان
, , ,