کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
540137 871288 2009 18 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Designing coarse-grain reconfigurable architectures by inlining flexibility into custom arithmetic data-paths
کلمات کلیدی
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Designing coarse-grain reconfigurable architectures by inlining flexibility into custom arithmetic data-paths
چکیده انگلیسی

This paper introduces a design technique for coarse-grained reconfigurable architectures targeting digital signal processing (DSP) applications. The design procedure is analyzed in detail and an area-time-power efficient reconfigurable kernel architecture is presented. The proposed technique inlines flexibility into custom carry-save (CS) arithmetic datapaths exploiting a stable and canonical interconnection scheme. The canonical interconnection is revealed by a transformation, called uniformity transformation, imposed on the basic architectures of CS-multipliers and CS-chain-adders/subtractors. Experimental results including quantitative and qualitative comparisons with existing reconfigurable arithmetic cores and exploration results of the proposed reconfigurable architecture are provided.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Integration, the VLSI Journal - Volume 42, Issue 4, September 2009, Pages 486–503
نویسندگان
, , ,