کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
541038 871379 2011 13 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Improved predictability, timing yield and power consumption using hierarchical highways-on-chip planning methodology
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Improved predictability, timing yield and power consumption using hierarchical highways-on-chip planning methodology
چکیده انگلیسی

Interconnect mis-prediction is a major problem in nano-scale design that may diminish the quality of physical design algorithms or may even result in design divergence. In this paper, a new interconnect-planning methodology based on assume and enforce strategy is presented. In this methodology, some regions of the chip are planned to provide auxiliary routing resources and improve the interconnect delay of critical nets during the floor-placement process. Each of these wealthy regions is called a highway-on-chip. The location of highways and their resources are gradually determined during the hierarchical floor-placement process. Experimental results show that the performance, timing yield, predictability and power consumption of the attempted benchmarks are improved by 13.66%, 10.02%, 20.11%, and 6.83% on average. These improvements are obtained at the cost of about 7.82% runtime overhead and less than 0.8% wirelength growth.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Integration, the VLSI Journal - Volume 44, Issue 2, March 2011, Pages 123–135
نویسندگان
, , ,