کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
541060 1450238 2007 12 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Waveform analysis and delay prediction for a CMOS gate driving RLC interconnect load
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Waveform analysis and delay prediction for a CMOS gate driving RLC interconnect load
چکیده انگلیسی

This paper deals with the problem of estimating the performance of a CMOS gate driving RLC interconnect load. The widely accepted model for CMOS gate and interconnect line is used for the representation. The CMOS gate is modeled by an Alpha Power law model, whereas the distributed RLC interconnect is represented by an equivalent π-model. The output waveform and the propagation delay of the inverter are analytically calculated and compared with SPICE simulations. The analytical driver-interconnect load model gives sufficiently close results to SPICE simulations for two different cases of slow and fast input ramps. For each case of stimulation, the model gives an insight to four regions of operation of the CMOS gate. The voltage waveform at the end of an interconnect line is obtained for each region of operation. The SPICE and analytical results for the output voltage waveform and propagation delay match very closely.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Integration, the VLSI Journal - Volume 40, Issue 4, July 2007, Pages 394–405
نویسندگان
, , ,