کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
541938 871502 2013 6 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
A High linearity CMOS low noise amplifier for 3.66 GHz applications using current-reused topology
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
A High linearity CMOS low noise amplifier for 3.66 GHz applications using current-reused topology
چکیده انگلیسی

A narrow band CMOS low noise amplifier (LNA) achieving high third-order input intercept point (IIP3) is proposed exploiting a non-linearity cancelation technique at RF frequency. In the modified derivative superposition (MDS) technique, one transistor is biased in the strong inversion region and the other is biased in the moderate inversion region instead of weak inversion region. A current-reused technique is employed to increase the trans-conductance (gm) of the amplifier and as well as the gain of LNA without increasing the power consumption. The linear LNA was designed and simulated in 0.13 μm CMOS process. A gain of 14 dB at 3.66 GHz was exhibited and the simulated noise figure (NF) was 2 dB. An IIP3 of 10.5 dBm and a power consumption of 2.4 mW from a 0.8 V supply voltage were achieved. An input return loss (S11) of −10.6 dB and an output return loss (S22) of −27 dB were provided.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 44, Issue 4, April 2013, Pages 301–306
نویسندگان
, ,