کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
541987 871510 2010 6 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
A wide-range all digital DLL for multiphase clock generation
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
A wide-range all digital DLL for multiphase clock generation
چکیده انگلیسی

This paper presents a wide-range all digital delay-locked loop (DLL) for multiphase clock generation. Using the phase compensation circuit (PCC), the large phase difference is compensated in the initial step. Thus, the proposed solution can overcome the false-lock problem in conventional designs, and keeps the same benefits of conventional DLLs such as good jitter performance and multiphase clock generation. Furthermore, the proposed all digital multiphase clock generator has wide ranges and is not related to specific process. Thus, it can reduce the design time and design complexity in many different applications. The DLL is implemented in a 0.13 μm CMOS process. The experimental results show that the proposal has a wide frequency range. The peak-to-peak jitter is less than 7.7 ps over the operating frequency range of 200 MHz–1 GHz and the power consumption is 4.8 mW at 1 GHz. The maximum lock time is 20 clock cycles.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 41, Issue 7, July 2010, Pages 411–416
نویسندگان
,