کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
542560 871559 2008 9 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
A low-power ADPLL using feedback DCO quarterly disabled in time domain
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
A low-power ADPLL using feedback DCO quarterly disabled in time domain
چکیده انگلیسی

We propose a low-power ADPLL (all-digital phase-locked loop) using a controller which employs a binary frequency searching method in this paper. Glitch hazards and timing violations which occurred very often in the prior ADPLL designs are avoided by the control method and the modified DCO (digital-controlled oscillator) with multiplexers. Besides, the feedback DCO is disabled half a cycle in every two cycles so as to reduce 25% of dynamic power theoretically. The proposed design is implemented by only using the standard cells of a typical 0.18μm CMOS process. The feature of power saving is verified on silicon to be merely 1.53 mW at a 133 MHz output.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 39, Issue 5, May 2008, Pages 832–840
نویسندگان
, , ,