کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
542886 871592 2008 15 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Design of a systolic-pipelined architecture for real-time enhancement of color video stream based on an illuminance–reflectance model
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Design of a systolic-pipelined architecture for real-time enhancement of color video stream based on an illuminance–reflectance model
چکیده انگلیسی

A high performance digital architecture for the implementation of a nonlinear image enhancement technique is proposed in this paper. The image enhancement is based on an illuminance–reflectance model which improves the visual quality of digital images and video captured under insufficient or non-uniform lighting conditions. The algorithm shows robust performance with appropriate dynamic range compression, good contrast, accurate and consistent color rendition. The algorithm contains a large number of complex computations and thus it requires specialized hardware implementation for real-time applications. Systolic, pipelined and parallel design techniques are utilized effectively in the proposed FPGA-based architectural design to achieve real-time performance. Approximation techniques are used in the hardware algorithmic design to achieve high throughput. The video enhancement system is implemented using Xilinx's multimedia development board that contains a VirtexII-X2000 FPGA and it is capable of processing approximately 63 Mega-pixels (Mpixels) per second.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Integration, the VLSI Journal - Volume 41, Issue 4, July 2008, Pages 474–488
نویسندگان
, , , ,