کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
545580 1450479 2016 9 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
An efficient multiple precision floating-point Multiply-Add Fused unit
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
An efficient multiple precision floating-point Multiply-Add Fused unit
چکیده انگلیسی

Multiply-Add Fused (MAF) units play a key role in the processor׳s performance for a variety of applications. The objective of this paper is to present a multi-functional, multiple precision floating-point Multiply-Add Fused (MAF) unit. The proposed MAF is reconfigurable and able to execute a quadruple precision MAF instruction, or two double precision instructions, or four single precision instructions in parallel. The MAF architecture features a dual-path organization reducing the latency of the floating-point add (FADD) instruction and utilizes the minimum number of operating components to keep the area low. The proposed MAF design was implemented on a 65 nm silicon process achieving a maximum operating frequency of 293.5 MHz at 381 mW power.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 49, March 2016, Pages 10–18
نویسندگان
, , ,