کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
546674 1450489 2007 7 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
An analysis of interconnect delay minimization by low-voltage repeater insertion
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
An analysis of interconnect delay minimization by low-voltage repeater insertion
چکیده انگلیسی

The effect of voltage-scaling on interconnect delay minimization by CMOS-repeater insertion is analyzed. Analytical models are developed to calculate the optimum number of repeaters as function of CMOS supply voltage. The analytically obtained results are in good agreement with SPICE extracted results. Analysis shows that voltage-scaling decreases power dissipation and the optimum number of repeaters required for delay minimization in long interconnects. Both resistive and inductive interconnects have been considered. At highly scaled voltages, the inductive interconnect has the advantage of lower power-delay product. It is also seen that voltage-scaling affects delay improvement due to repeater insertion.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 38, Issues 4–5, April–May 2007, Pages 649–655
نویسندگان
, , ,