کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
546898 1450548 2014 9 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Soft error estimation and mitigation of digital circuits by characterizing input patterns of logic gates
ترجمه فارسی عنوان
برآورد خطای نرم و کاهش مدارات دیجیتالی با مشخص کردن الگوهای ورودی دروازه های منطقی
کلمات کلیدی
اشتباهات نرم گذار تنها رویداد گذر چندین رویداد، سخت شدن تابش، اندازه گیت
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
چکیده انگلیسی


• Input patterns have significant effect on transient pulse generation probability.
• Demonstrated impact of transient pulse generation probability on the circuit SER.
• Proposed method reduces the SER of digital circuits by 40% with 5% area overhead and no delay overhead.
• Proposed an analytical technique to compute transient pulse generation probability.

Soft errors caused by particles strike in combinational parts of digital circuits are a major concern in the design of reliable circuits. Several techniques have been presented to protect combinational logic and reduce the overall circuit Soft Error Rate (SER). Such techniques, however, typically come at the cost of significant area and performance overheads. This paper presents a low area and zero-delay overhead method to protect digital circuits’ combinational parts against particles strike. This method is made up of a combination of two sub-methods: (1) a SER estimation method based on signal probability, called Estimation by Characterizing Input Patterns (ECIP) and (2) a protection method based on gate sizing, called Weighted and Timing Aware Gate Sizing (WTAGS). Unlike the previous techniques that either overlook internal nodes signal probability or exploit fault injection, ECIP computes the sensitivity of each gate by analytical calculations of both the probability of transient pulse generation and the probability of transient pulse propagation; these calculations are based on signal probability of the whole circuit nodes which make ECIP much more accurate as well as practical for large circuits. Using the results of ECIP, WTAGS characterizes the most sensitive gates to efficiently allocate the redundancy budget. The simulation results show the SER reduction of about 40% by applying the proposed method to ISCAS’89 benchmark circuits while imposing no delay overhead and 5% area overhead.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 54, Issues 6–7, June–July 2014, Pages 1412–1420
نویسندگان
, , , ,