کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
546909 1450480 2016 16 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Input–output Rail-to-Rail CMOS CCII for low voltage–low power applications
کلمات کلیدی
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Input–output Rail-to-Rail CMOS CCII for low voltage–low power applications
چکیده انگلیسی


• A novel circuit design for input–output Rail-to-Rail CMOS CCII for low voltage and low power applications is proposed.
• A new technique for an automated design script is created using Open Command Environment script language.
• The physics-based gm/ID characteristic is used that is more suitable for short channel transistors in sub-micron processes.
• Virtuoso layout editor tool with caliber tools from Mentor Graphics are used to carry out the layout.
• The chip is fabricated by MOSIS Educational Program.

This paper presents a novel circuit design for input–output Rail-to-Rail CMOS Second Generation Current Conveyor (CCII) for low voltage and low power applications. The designed circuit is structured from a single stage Rail-to-Rail Operational Amplifier (Op-Amp) and a conventional CMOS inverter as a class AB amplifier. Therefore, it provides a high wide range for input signal and high output current driving capability operation. In this paper, a new technique for an automated design script is created to produce a constant trans-conductance (gm) for the Rail-to-Rail Op-Amp using Open Command Environment (OCEAN) script language. The proposed Rail-to-Rail Op-Amp is based on a DC level shifter technique, which is cited at the input stage. This script allows the design problem to be cast as a program. Therefore, it offers an efficient, reliable, and fast way to implement high-performance of analog integrated circuits. Moreover, the physics-based gm/ID characteristic is used that is more suitable for short channel transistors in sub-micron processes. The circuit is simulated in IBM 0.13 µ CMOS technology with a single power supply 1.5-V. Virtuoso layout editor tool with caliber tools from Mentor Graphics are used to carry out the layout of the proposed circuit. The chip is fabricated by MOSIS Educational Program (MEP) and is tested to evaluate the performance of the proposed circuits. The measured and simulation results indicate a good agreement.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 48, February 2016, Pages 60–75
نویسندگان
, , ,