کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
547460 872003 2013 7 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
A delay-locked loop with self-calibration circuit for reducing phase error
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
A delay-locked loop with self-calibration circuit for reducing phase error
چکیده انگلیسی

A delay-locked loop with self-calibration circuit for reducing phase error is presented. In this DLL, the current mismatch adjusting circuit is proposed in order to reduce the static phase error. To reduce the static phase error the circuit eliminates the mismatch of up/down currents in the charge pump (CP). The current mismatch adjusting circuit is implemented with phase expanded circuit to amplifier the static phase error. To solve the false locking problem, a new phase detector is proposed. The proposed circuit has been fabricated in a 0.18 μm CMOS process. The measured static phase errors are without and with calibration circuit are 29 ps and 3.89 ps at 1.2 GHz, respectively.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 44, Issue 8, August 2013, Pages 663–669
نویسندگان
,