کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
547793 1450483 2009 8 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Switched-capacitor decimation filter design using time-multiplexing and polyphase decomposition of transfer functions with low denominator orders
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Switched-capacitor decimation filter design using time-multiplexing and polyphase decomposition of transfer functions with low denominator orders
چکیده انگلیسی

A new switched-capacitor decimation filter design technique is presented. Based on a combination of the polyphase decomposition of IIR low-pass transfer functions having small denominator order and time-multiplexed operational transconductance amplifiers, the filter presents very low sensitivity to transfer function coefficients. It suits analog front-end systems by providing signal conditioning and relaxing the filtering requirements in converting between continuous-time and discrete-time signals. A prototype decimation filter has been designed and fabricated in a standard CMOS process to verify the proposed approach. In fully differential design, the filter has a die area of 2.8 mm2, dissipates 67.2 mW out of a 5 V power supply and achieves a dynamic range of 58 dB at 1% THD. Experimental measurements are found in close agreement with theory.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 40, Issue 12, December 2009, Pages 1673–1680
نویسندگان
, , ,