| کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن | 
|---|---|---|---|---|
| 547894 | 872070 | 2008 | 9 صفحه PDF | دانلود رایگان | 
عنوان انگلیسی مقاله ISI
												Designing an ultra-high-speed multiply-accumulate structure
												
											دانلود مقاله + سفارش ترجمه
													دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
																																												موضوعات مرتبط
												
													مهندسی و علوم پایه
													مهندسی کامپیوتر
													سخت افزارها و معماری
												
											پیش نمایش صفحه اول مقاله
												 
												چکیده انگلیسی
												In this article, an ultra-high-speed multiply-accumulate (MAC) structure is proposed. This fused MAC block uses low-voltage-swing (LVS) technique in the utilized carry-save adders and the final adder to improve its speed. Carry-save adders and the final adder are implemented with pass-transistor-based Manchester-carry-chain logic. Sense amplifiers are used in the output nodes to amplify the LVS signals to the standard levels of zero and one. With this technique, we achieved the outstanding clock frequency of 15 GHz for a five-stage pipelined MAC, which is 87.5% higher than the highest speed achieved for a pipelined multiplier in 65 nm technology and above, with the power consumption of 25 mW/GHz in 1.2 V voltage supply.
ناشر
												Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 39, Issue 12, December 2008, Pages 1476–1484
											Journal: Microelectronics Journal - Volume 39, Issue 12, December 2008, Pages 1476–1484
نویسندگان
												Fatemeh Kashfi, S. Mehdi Fakhraie, Saeed Safari,