کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
547936 872070 2008 11 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Efficient approaches for designing reversible Binary Coded Decimal adders
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Efficient approaches for designing reversible Binary Coded Decimal adders
چکیده انگلیسی

Reversible logic has become one of the most promising research areas in the past few decades and has found its applications in several technologies; such as low-power CMOS, nanocomputing and optical computing. This paper presents improved and efficient reversible logic implementations for Binary Coded Decimal (BCD) adder as well as Carry Skip BCD adder. It has been shown that the modified designs outperform the existing ones in terms of number of gates, number of garbage outputs, delay, and quantum cost. In order to show the efficiency of the proposed designs, lower bounds of the reversible BCD adders in terms of gates and garbage outputs are proposed as well.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 39, Issue 12, December 2008, Pages 1693–1703
نویسندگان
, , , ,