کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
6944832 1450449 2018 12 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Design of low power comparator-reduced hybrid ADC
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Design of low power comparator-reduced hybrid ADC
چکیده انگلیسی
This paper presents a new low-power comparator-reduced hybrid ADC. The proposed ADC uses dynamic comparators to perform a high-speed low-power conversion. In order to reduce the offset and kickback noise effect of conventional dynamic comparators, a new low-kickback noise comparator with a high pre-amplifier gain is presented. Two 4bit and 8bit ADCs are designed and simulated in 0.18 μm CMOS technology with 1.8 v supply voltage. INL and DNL of 4bit ADC are less than 0.4LSB and 0.5LSB, respectively, while 8bit ADC obtains DNL and INL of 0.83LSB and 1.3LSB, respectively. With ENOB of 3.6bit and 7.2bit for 4bit and 8bit ADCs, the 4bit ADC consumes only 1.7  mW at the sampling rate of 400 Ms/s and the 8bit ADC consumes 4.6  mW at the 80 MS∕s.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 79, September 2018, Pages 79-90
نویسندگان
, , ,