کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
6944845 | 1450449 | 2018 | 6 صفحه PDF | دانلود رایگان |
عنوان انگلیسی مقاله ISI
A high-speed small-area pixel 16â¯Ãâ¯16 ISFET array design using 0.35-μm CMOS process
دانلود مقاله + سفارش ترجمه
دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
موضوعات مرتبط
مهندسی و علوم پایه
مهندسی کامپیوتر
سخت افزارها و معماری
پیش نمایش صفحه اول مقاله

چکیده انگلیسی
This paper reports the design of a 16â¯Ãâ¯16 ion-sensitive field-effect transistor (ISFET) chip with tightly arranged small pixels that can work in relatively higher speeds. During the chip design, we thoroughly considered the pixel area, speed, power consumption, and extensibility. The chip was fabricated using a conventional 4-metal 0.35-μm CMOS process. As a result, we obtained a chip's pixel area of 7.4â¯Î¼mâ¯Ãâ¯7.4â¯Î¼m, power consumption of 3.3â¯Vâ¯Ãâ¯4â¯mA, and scanning rate reaching 6.25â¯M pixels/s. The passivation layer, mainly consisting of Si3N4, was directly treated as the sensing film. By arranging the overall layout tightly, this chip could be regarded as a module to expand the scale of ISFET arrays and can be used in applications having larger scale arrays. Initially, we obtained an average sensitivity of 20â¯mV/pH ±2â¯mV/pH and modified it up to 35â¯mV/pH ±2â¯mV/pH by rinsing it in BOE (Buffered Oxide Etch) with a volumn ratio of 1:4:4 (HF:H2O:NH4F) for 15â¯min.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 79, September 2018, Pages 107-112
Journal: Microelectronics Journal - Volume 79, September 2018, Pages 107-112
نویسندگان
Ling Yang, Xuelian Zhang, Qiang Zhang, Manqing Tan, Yude Yu,