کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
726041 1461259 2010 6 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Design of an L1 band low noise single-chip GPS receiver in 0.18 μ m CMOS technology
موضوعات مرتبط
مهندسی و علوم پایه سایر رشته های مهندسی مهندسی برق و الکترونیک
پیش نمایش صفحه اول مقاله
Design of an L1 band low noise single-chip GPS receiver in 0.18 μ m CMOS technology
چکیده انگلیسی

This article presents an L1 band low noise integrated global positioning system (GPS) receiver chip using 0.18 μm CMOS technology. Dual-conversion with a low-IF architecture was used for this GPS receiver. The receiver is composed of low noise amplifier (LNA), down-conversion mixers, band pass filter, received signal strength indicator, variable gain amplifier, programmable gain amplifier, ADC, PLL frequency synthesizer and other key blocks. The receiver achieves a maximum gain of 105 dB and noise figure less than 6 dB. The variable gain amplifier (VGA) and programmable gain amplifier (PGA) provide gain control dynamic range over 50 dB. The receiver consumes less than 160 mW from a 1.8 V supply while occupying a 2.9 mm2 chip area including the ESD I/O pads.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: The Journal of China Universities of Posts and Telecommunications - Volume 17, Issue 3, June 2010, Pages 60-65