کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
10411647 | 894761 | 2011 | 4 صفحه PDF | دانلود رایگان |
عنوان انگلیسی مقاله ISI
Leakage current mechanisms in sub-50Â nm recess-channel-type DRAM cell transistors with three-terminal gate-controlled diodes
دانلود مقاله + سفارش ترجمه
دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
کلمات کلیدی
موضوعات مرتبط
مهندسی و علوم پایه
سایر رشته های مهندسی
مهندسی برق و الکترونیک
پیش نمایش صفحه اول مقاله

چکیده انگلیسی
We investigated the leakage mechanism in the recently developed DRAM cell transistors having deeply recessed channels for sub-50Â nm technology using a gate-controlled diode method. The identification and modeling of the various leakage components in DRAM cell transistors with three-dimensional structures is of great importance for the estimation of their data retention characteristics. Our study reveals that there is a significant difference in the leakage mechanisms of planar and recessed channel MOSFETs, due to their different geometrical aspects. The leakage current at the extended gate-drain overlapping region in recessed channel MOSFETs is of particular importance from the viewpoint of their refresh modeling. The information on the leakage characteristics of three-dimensional DRAM cell transistors obtained herein will be very useful for refresh modeling and future DRAM device designs.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Solid-State Electronics - Volume 56, Issue 1, February 2011, Pages 219-222
Journal: Solid-State Electronics - Volume 56, Issue 1, February 2011, Pages 219-222
نویسندگان
Eun-Ae Chung, Young-Pil Kim, Kab-Jin Nam, Sungsam Lee, Ji-Young Min, Yu-Gyun Shin, Siyoung Choi, Gyoyoung Jin, Joo-Tae Moon, Sangsig Kim,