کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
542994 871605 2006 13 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Multilevel routing with jumper insertion for antenna avoidance
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Multilevel routing with jumper insertion for antenna avoidance
چکیده انگلیسی

As technology advances into nanometer territory, the antenna problem has caused significant impact on routing tools. The antenna effect is a phenomenon of plasma-induced gate oxide degradation caused by charge accumulation on conductors. It directly influences reliability, manufacturability and yield of VLSI circuits, especially in deep-submicron technology using high-density plasma. Furthermore, the continuous increase of the problem size of IC routing is also a great challenge to existing routing algorithms. In this paper, we propose a novel framework for multilevel full-chip routing with antenna avoidance using built-in jumper insertion approach. Compared with the state-of-the-art multilevel routing, the experimental results show that our approach reduced 100% antenna-violated gates and results in fewer wirelength, vias, and delay increase.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Integration, the VLSI Journal - Volume 39, Issue 4, July 2006, Pages 420–432
نویسندگان
, , ,