کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
546454 871908 2008 10 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Cell architecture for nanoelectronic design
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Cell architecture for nanoelectronic design
چکیده انگلیسی

Nanotechnology research has already proved and implemented several nanoscale devices. However, due to high defect ratios, large parameter variability and reduced noise margins, special architectures are needed to build reliable mid/large nanocircuits. Up to date several architectures have been proposed to design circuits in the nanoscale, but they do not consider the entire nanoscale environment. In this work, we propose and analyze a cell architecture based on the averaging of multiple nanodevices which is capable of alleviating the three main problems of the nanodevices at the gate level (internal noise, device parameter variation and defects). The proposed structure has a low implementation complexity which further reduces the fabrication defects. Using this cell architecture we present 2 and 3-input NAND gates showing their output response and error probabilities. Finally, we show that it is possible to improve the cell error tolerance by taking advantage of interferences among nanodevices which reduces the standard deviation by a factor larger than N.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 39, Issue 8, August 2008, Pages 1041–1050
نویسندگان
, ,