کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
7150263 | 1462188 | 2018 | 20 صفحه PDF | دانلود رایگان |
عنوان انگلیسی مقاله ISI
Low voltage operation of GaN vertical nanowire MOSFET
دانلود مقاله + سفارش ترجمه
دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
موضوعات مرتبط
مهندسی و علوم پایه
سایر رشته های مهندسی
مهندسی برق و الکترونیک
پیش نمایش صفحه اول مقاله

چکیده انگلیسی
GaN gate-all-around (GAA) vertical nanowire MOSFET (VNWMOSFET) with channel length of 300â¯nm and diameter of 120â¯nm, the narrowest GaN-based vertical nanowire transistor ever achieved from the top-down approach, was fabricated by utilizing anisotropic side-wall wet etching in TMAH solution and photoresist etch-back process. The VNWMOSFET exhibited output characteristics with very low saturation drain voltage of less than 0.5â¯V, which is hardly observed from the wide bandgap-based devices. Simulation results indicated that the narrow diameter of the VNWMOSFET with relatively short channel length is responsible for the low voltage operation. The VNWMOSFET also demonstrated normally-off mode with threshold voltage (VTH) of 0.7â¯V, extremely low leakage current of â¼10â14â¯A, low drain-induced barrier lowering (DIBL) of 125â¯mV/V, and subthreshold swing (SS) of 66-122â¯mV/decade. The GaN GAA VNWMOSFET with narrow channel diameter investigated in this work would be promising for new low voltage logic application.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Solid-State Electronics - Volume 145, July 2018, Pages 1-7
Journal: Solid-State Electronics - Volume 145, July 2018, Pages 1-7
نویسندگان
Dong-Hyeok Son, Young-Woo Jo, Jae Hwa Seo, Chul-Ho Won, Ki-Sik Im, Yong Soo Lee, Hwan Soo Jang, Dae-Hyun Kim, In Man Kang, Jung-Hee Lee,