کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
748203 894744 2008 7 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Building ultra-low-power high-temperature digital circuits in standard high-performance SOI technology
موضوعات مرتبط
مهندسی و علوم پایه سایر رشته های مهندسی مهندسی برق و الکترونیک
پیش نمایش صفحه اول مقاله
Building ultra-low-power high-temperature digital circuits in standard high-performance SOI technology
چکیده انگلیسی

For ultra-low-power applications, digital integrated circuits may operate at low frequency to reduce dynamic power consumption. At high temperature, the power consumption of such circuits is completely dominated by static power dissipation due to leakage currents. In this contribution, we propose a new logic style, namely ultra-low-power (ULP) logic style which achieves negative Vgs self-biasing, to benefit from the small area and low dynamic power of high-performance deep-submicron SOI technologies while keeping ultra-low leakage, even at high temperature. In 0.13 μm partially-depleted SOI CMOS technology, the static power consumption at 200 °C is reduced by nearly three orders of magnitude at the expense of increased delay and area.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Solid-State Electronics - Volume 52, Issue 12, December 2008, Pages 1939–1945
نویسندگان
, , , , ,