کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
748818 | 894790 | 2012 | 11 صفحه PDF | دانلود رایگان |
A turnkey, production circuit simulation ready compact model for cylindrical/surround gate transistors has been developed. The core of the model contains an enhanced surface potential based description of the charge in the channel. Analytical expressions for channel current and terminal charges have been derived. A method to account for quantum confinement in the cylindrical structure in a compact model framework is described. For the first time we present calibration results of such a model to a cylindrical gate technology that also exhibits asymmetric I–V characteristics.
► We develop a turnkey compact model for cylindrical/surround gate transistors.
► Core model agrees well with TCAD device simulations.
► Quantum mechanical effects have been included as well.
► Validated for first time with measured device data.
► Deployed in lead commercial circuit simulators.
Journal: Solid-State Electronics - Volume 67, Issue 1, January 2012, Pages 79–89