کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
539509 | 1450389 | 2012 | 4 صفحه PDF | دانلود رایگان |
عنوان انگلیسی مقاله ISI
Impact of increased resistive losses of metal interconnects upon ULSI devices reliability and functionality
دانلود مقاله + سفارش ترجمه
دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
کلمات کلیدی
موضوعات مرتبط
مهندسی و علوم پایه
مهندسی کامپیوتر
سخت افزارها و معماری
پیش نمایش صفحه اول مقاله

چکیده انگلیسی
The impact of increasing resistive losses of on-die metal interconnects upon device reliability and functionality has been studied. The signal waveforms experimentally measured at the far-end of on-die transmission lines (45Â nm CMOS technology test chip) with various ratios between the level of resistive losses and the characteristic impedance of the line, have been taken as a basis for calculations of Age parameters from Berkeley Reliability Tools, and for calculations of CMOS inverters dynamic power dissipation. The results reveal that the high level of resistive losses accelerates the device degradation caused by Hot Carrier Injection (HCI) wearout mechanism and leads to increased power consumption. Therefore, the resistive losses of on-die transmission lines should be also regarded as a reliability issue.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronic Engineering - Volume 92, April 2012, Pages 119-122
Journal: Microelectronic Engineering - Volume 92, April 2012, Pages 119-122
نویسندگان
Alexander Rysin, Pavel Livshits, Sergey Sofer, Yefim Fefer,