کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
542335 1450488 2007 4 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Challenges and performance limitations of high-k and oxynitride gate dielectrics for 90/65 nm CMOS technology
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Challenges and performance limitations of high-k and oxynitride gate dielectrics for 90/65 nm CMOS technology
چکیده انگلیسی

For low power applications, the increase of gate leakage current, caused by direct tunneling in ultra-thin oxide films, is the crucial factor eliminating conventional SiO2-based gate dielectrics in sub-90 nm CMOS technology development. Recently, promising performance has been demonstrated for poly-Si/high-k and poly-Si/SiON gate stacks in addressing gate leakage requirements for low power applications. However, the use of poly-Si gate electrodes on high-k created additional issues such as channel mobility and reliability degradations, as well as Fermi level pinning of the effective gate work function. Therefore, oxynitride gate dielectrics are being proposed as an intermediate solution toward the sub-65/45 nm nodes. Apparently, an enhanced SiON gate dielectric stack was developed and reported to achieve high dielectric constant and good interfacial properties. The purpose of this paper is to provide a comprehensive review some of the device performance and limitation that high-k and oxynitride as dielectric materials are facing for sub-65/45 nm node.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Journal - Volume 38, Issues 6–7, June–July 2007, Pages 783–786
نویسندگان
,