کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
7117564 1461363 2018 8 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Optimization of nanometer bulk junctionless Trigate FET using gate and isolation dielectric engineering
موضوعات مرتبط
مهندسی و علوم پایه سایر رشته های مهندسی مهندسی برق و الکترونیک
پیش نمایش صفحه اول مقاله
Optimization of nanometer bulk junctionless Trigate FET using gate and isolation dielectric engineering
چکیده انگلیسی
In this paper, the performance of bulk junctionless trigate FET is enhanced by optimizing the (WFISO) GateISO work function (GateISO is the portion of the gate above isolation dielectric), isolation dielectric permittivity (KISO), and GateFIN dielectric (GateFIN is the portion of the gate covering the fin) permittivity(KFIN). SiO2, Si3N4 and HfO2 dielectrics with gate work functions in the range of 4-5.6 eV are used in this study. The performance is enhanced in terms of ION, IOFF, (IONIOFF) ratio, and fT. High KFIN brings up all the above parameters. While high KISO is preferred for better ION, IOFF, and (IONIOFF) performance, low KISO is improves fT. Moderate WFISO is suggested to improve (IONIOFF) ratio.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Materials Science in Semiconductor Processing - Volume 84, September 2018, Pages 107-114
نویسندگان
, ,