کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
749040 894804 2010 8 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Low-temperature characterization and modeling of advanced GeOI pMOSFETs: Mobility mechanisms and origin of the parasitic conduction
موضوعات مرتبط
مهندسی و علوم پایه سایر رشته های مهندسی مهندسی برق و الکترونیک
پیش نمایش صفحه اول مقاله
Low-temperature characterization and modeling of advanced GeOI pMOSFETs: Mobility mechanisms and origin of the parasitic conduction
چکیده انگلیسی

We present the fabrication and characterization of Fully-Depleted pMOSFETs processed on ultra-thin GeOI (Germanium-On-Insulator) wafers obtained by the Enrichment technique. The fabrication procedures for wafers and pMOSFETs are detailed. The influence of temperature (77 K < T < 300 K) on front (Ge-high-κ) and back (Ge–SiO2) channel properties, such as the hole mobility, the threshold voltage and the substhreshold swing, is reported. Very high values of hole mobility have been measured (350 and 595 cm2 V−1 s−1 at 300 K and 77 K, respectively). The carrier scattering mechanisms are revealed from the temperature-dependent hole mobility. The role of the interface defects and residual body doping on the parasitic conduction is clarified based on the threshold voltage shift measured at low temperature. An appropriate VT(T) model, providing relevant information on the Dit distribution in the Ge band gap, is proposed.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Solid-State Electronics - Volume 54, Issue 2, February 2010, Pages 205–212
نویسندگان
, , , , , ,