کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
540494 | 871316 | 2011 | 4 صفحه PDF | دانلود رایگان |

A new method is proposed to extract interface states density Dit at the hydrogenated amorphous/crystalline silicon interfaces (aSi:H/cSi) of heterojunction solar cells – HET. This technique based on CV and GV measurements consists in adapting standard electrical Dit models for MOS structures to the specific case of HET solar cells. In particular, a parasitic conductance is introduced to account for the high leakage current of the diode in the forward regime. The relevance and accuracy of such an analytical model is then demonstrated by comparison with experimental results and with more complex numerical approaches. Finally, this technique enables us to demonstrate the high quality of the interface of HET solar cells which exhibit Dit levels below 1011 defects per cm2.
Figure optionsDownload as PowerPoint slide
Journal: Microelectronic Engineering - Volume 88, Issue 7, July 2011, Pages 1247–1250