کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
543620 871678 2008 11 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Evaluation of process parameter space of bulk FinFETs using 3D TCAD
کلمات کلیدی
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Evaluation of process parameter space of bulk FinFETs using 3D TCAD
چکیده انگلیسی

Using full 3D TCAD, an evaluation of process parameter space of bulk FinFET is presented from the point of view of DRAM, SRAM and I/O applications. Process and device simulations are performed with varying uniform fin doping, anti-punch implant dose and energy, fin width, fin height and gate oxide thickness. Bulk FinFET architecture with anti-punch implant is introduced beneath the channel region to reduce the punch-through and junction leakage. For 30 nm bulk FinFET, anti-punch implant with low energy of 15 to 25 keV and dose of 5.0 × 1013 to 1.0 × 1014 cm−2 is beneficial to effectively suppress the punch-through leakage with reduced GIDL and short channel effects. Our simulations show that bulk FinFETs are approximately independent of back bias effect. With identical fin geometry, bulk FinFETs with anti-punch implant show same ION–IOFF behavior and approximately equal short channel effects like SOI FinFETs.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronic Engineering - Volume 85, Issue 7, July 2008, Pages 1529–1539
نویسندگان
, , , , ,