کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
7941000 | 1513198 | 2017 | 15 صفحه PDF | دانلود رایگان |
عنوان انگلیسی مقاله ISI
Temperature dependent study of Fin-FET drain current through optimization of controlling gate parameters and dielectric material
دانلود مقاله + سفارش ترجمه
دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
کلمات کلیدی
موضوعات مرتبط
مهندسی و علوم پایه
مهندسی مواد
مواد الکترونیکی، نوری و مغناطیسی
پیش نمایش صفحه اول مقاله

چکیده انگلیسی
Various limitations, such as gate leakage through hot carrier tunnelling, parasitic resistance and capacitance, Drain Induced Barrier Lowering (DIBL), subthreshold slope (SS), and threshold voltage roll-off are present due to size reduction. Improvements in transistor speed and performance while, reducing the device dimensions is possible using the concept of Multiple-gate Field Effect phenomenon. Temperature dependency in thin fin transistor has been systematically studied with respect to the dependence on the fin width, fin height, and gate length. In this paper the performance of miniaturized Fin-FET structure is optimized. Also, temperature (300K, 400K and 500K) dependent performances on DIBL, SS and threshold voltage are observed and optimized.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Superlattices and Microstructures - Volume 103, March 2017, Pages 262-269
Journal: Superlattices and Microstructures - Volume 103, March 2017, Pages 262-269
نویسندگان
Rinku Rani Das, Santanu Maity, Deboraj Muchahary, Chandan Tilak Bhunia,