کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
747760 1462224 2015 6 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Large scale integration of graphene transistors for potential applications in the back end of the line
ترجمه فارسی عنوان
یکپارچه سازی مقیاس بزرگ ترانزیستورهای گرافن برای برنامه های کاربردی بالقوه در انتهای خط
کلمات کلیدی
گرافن، ترانزیستور، ادغام فرآیند، مقیاس ویفر
موضوعات مرتبط
مهندسی و علوم پایه سایر رشته های مهندسی مهندسی برق و الکترونیک
چکیده انگلیسی

A chip to wafer scale, CMOS compatible method of graphene device fabrication has been established, which can be integrated into the back end of the line (BEOL) of conventional semiconductor process flows. In this paper, we present experimental results of graphene field effect transistors (GFETs) which were fabricated using this wafer scalable method. The carrier mobilities in these transistors reach up to several hundred cm2 V−1 s−1. Further, these devices exhibit current saturation regions similar to graphene devices fabricated using mechanical exfoliation. The overall performance of the GFETs can not yet compete with record values reported for devices based on mechanically exfoliated material. Nevertheless, this large scale approach is an important step towards reliability and variability studies as well as optimization of device aspects such as electrical contacts and dielectric interfaces with statistically relevant numbers of devices. It is also an important milestone towards introducing graphene into wafer scale process lines.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Solid-State Electronics - Volume 108, June 2015, Pages 61–66
نویسندگان
, , , , ,