کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
1670260 1008897 2010 5 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Strain engineering of nanoscale Si MOS devices
موضوعات مرتبط
مهندسی و علوم پایه مهندسی مواد فناوری نانو (نانو تکنولوژی)
پیش نمایش صفحه اول مقاله
Strain engineering of nanoscale Si MOS devices
چکیده انگلیسی

The stress distribution in the Si channel regions of process-strained Si (PSS) MOSFETs with various widths and gate lengths was studied using TCAD process simulations. We show how these geometric effects can impact the achievable transistor performance gains. In this work, high-performance MOS devices have been achieved by stressors such as stressed SiN liner and S/D stressors such as SiGe alloy material and optimal geometric structure design. Strain engineering seems to be promising when considering mobility gain, carrier injection velocity, and ballistic efficiency of nanoscale MOS devices. This work helps the future MOS device design and demonstrates that strain engineering is important for future nanoscale device technology.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Thin Solid Films - Volume 518, Issue 6, Supplement 1, 1 January 2010, Pages S241–S245
نویسندگان
, , , , , ,