کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
1675347 1518096 2006 4 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Integration issues of high-k and metal gate into conventional CMOS technology
موضوعات مرتبط
مهندسی و علوم پایه مهندسی مواد فناوری نانو (نانو تکنولوژی)
پیش نمایش صفحه اول مقاله
Integration issues of high-k and metal gate into conventional CMOS technology
چکیده انگلیسی

Issues surrounding the integration of Hf-based high-k dielectrics with metal gates in a conventional CMOS flow are discussed. The careful choice of a gate stack process as well as optimization of other CMOS process steps enables robust CMOSFETs with a wide process latitude. HfO2 of a 2 nm physical thickness shows complete suppression of transient charge trapping resulting from a significant reduction in film volume as well as kinetically suppressed crystallization. Metal thickness is also critical when optimizing physical stress effects and minimizing dopant diffusion. A high temperature anneal after source and drain implantation in a conventional CMOSFET process reduces the interface state density and improves electron mobility.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Thin Solid Films - Volume 504, Issues 1–2, 10 May 2006, Pages 170–173
نویسندگان
, , , , , , , , ,